# VSS-induced NiSi<sub>2</sub> Nanocrystal Memory

Bei Li and Jianlin Liu

Quantum Structures Laboratory, Department of Electrical Engineering, University of California, Riverside, California 92521

## ABSTRACT

NiSi<sub>2</sub> nanocrystals were synthesized and used as the floating gate for nonvolatile memory application. Vapor-solid-solid mechanism was employed to grow the NiSi<sub>2</sub> nanocrystals by introducing SiH<sub>4</sub> onto the Ni catalysts-covered SiO<sub>2</sub>/Si substrate at 600°C. The average size and density of the NiSi<sub>2</sub> nanocrystals are 7~10nm and  $3 \times 10^{11}$  cm<sup>-2</sup>, respectively. Metal-oxide-semiconductor field-effect-transistor memory with NiSi<sub>2</sub> nanocrystals was fabricated and characterized. Programming/erasing, retention and endurance measurements were carried out and good performances were demonstrated.

#### **INTRODUCTION**

Silicide nanocrystals are believed as one of the promising candidates to replace traditional Si as the floating gates in nonvolatile memory. The time-voltage dilemma prevents conventional Si memory scale beyond 32nm technology node. Using silicide nanocrystals may extend this scale limit by enhancing the device retention without compromising the program efficiency. Because silicides are metallic materials, the strong coupling between the channel and floating gates helps improve the programming speed and deeper quantum well formed between the metals (those Fermi-levels within the energy band gap of Si), and Si substrate elongates the retention time. The storage capability can also be improved using silicide nanocrystals due to their high density of states. The large memory window makes it possible for the device to be used for multi-bit applications. Another advantage for silicide materials is their thermal stability. The current long retention reported in Si nanocrystal memory is mainly due to the charging on the defect levels within Si, which is not thermally robust.

Various silicide nanocrystals [1-5] have been reported showing good memory performance. The methods include ebeam evaporation, sputtering with post rapid thermal annealing (RTA). In this work, we use a novel method, i.e., Vapor-Solid-Solid (VSS), which is mainly used for nanowires growth [6-8], to synthesize silicide nanocrystals.

#### **EXPERIMENT**

A thin layer of metal Ni was deposited by ebeam evaporation on a 5nm thermally grown SiO<sub>2</sub> covered p-Si (100) substrate. In-situ annealing in N<sub>2</sub> at 900°C for 30s was carried out to release the stress and densify the oxide film. The wafer was then transferred to a low vapor chemical vapor deposition (LPCVD) furnace for silicide synthesis. As the furnace temperature increases to the growth temperature, ~600°C, Ni nanocrystals were formed, then Si precursor (SiH<sub>4</sub>) was introduced to diffuse into/react with Ni to form silicide. The growth time was calibrated and the SiH<sub>4</sub> gas was shut off at the time when no Si nanowires growth underneath the catalysts. Control oxide of 25nm was deposited on the nanocrystals followed by 350nm

polysilicon gate formation. Phosphorous was implanted to make heavily doped source/drain/gate regions. Aluminum was evaporated and patterned as the contacts to complete the fabrication. The device feature is  $1\mu m$ .

## **RESULTS and DISCUSSION**

Figure 1 shows the atomic force microscopy (AFM) image of NiSi<sub>2</sub> nanocrystals. The nanocrystal size is determined to be 7~10nm and the density is  $3 \times 10^{11}$  cm<sup>-2</sup>. X-ray photoelectron spectroscopy (XPS) was used to ascertain the chemical composition of the nanocrystals to be NiSi<sub>2</sub> (Results are not shown here).



Figure 1 AFM image of NiSi<sub>2</sub> nanocrystals on SiO<sub>2</sub>/Si substrate.

Figure 2 (a) shows the typical capacitance-voltage (C-V) sweep characteristics of NiSi<sub>2</sub> nanocrystals metal-oxide-semiconductor (MOS) memory. Nanocrystals are embedded between 5nm tunnel oxide and 25nm control oxide. The contact materials are aluminum. Three different scanning range,  $\pm$  5V,  $\pm$  8V,  $\pm$  10 V, have been applied to monitor the flat band voltage shifts as gate voltage sweeps. It is found that the memory window increases as scan voltage increases. With  $\pm$  5V scanning, memory window is 0.268V and with  $\pm$  10V scanning, memory window is 1.052V. Figure 2 (b) shows the sweep of a reference sample, where no nanocrystals are between control and tunnel oxide. Insignificant flat band voltage shift is observed, indicating the memory effect in NiSi<sub>2</sub> nanocrystal MOS memory is due to the electron charging in the nanocrystals, rather than interface/defect levels in the dielectric layers.



Figure 2 Capacitance-voltage (C-V) sweep of (a) MOS memory with NiSi<sub>2</sub> nanocrystals and (b) reference MOS device without any nanocrystals.

NiSi<sub>2</sub> nanocrystal metal-oxide-semiconductor field-effect-transistor (MOSFET) memory was fabricated using standard n-MOSFET process and the characterizations were carried out using Agilent 4155C semiconductor parameter analyzer to sense the threshold voltage and Agilent 81104A pulse/pattern generator to program/erase the memory. Figure 3 shows the charge retention performance of NiSi<sub>2</sub> nanocrystal memory after Fowler-Nordheim (FN) programming and erasing. The program and erase conditions are gate voltages of +20V and -20V, respectively, for 5 seconds. Retention performance at both programmed and erased states were recorded. After  $10^5$  seconds, the threshold voltage shifts change from 2.72V to 1.48V at programmed state and from -1.52V to -1.18V at the erased state, respectively. Ten-year retention is indicated in the figure to show that our device can survive ten years with memory window open. Figure 4 shows the endurance characteristics of the NiSi<sub>2</sub> nanocrystal memory. The device was charged and discharged by FN with  $V_G=18V/20ms$  and  $V_G=-18V/200ms$ , respectively. Up to  $10^5$  times of operation, the memory window shrinks from 1.749V to 1.351V, i.e. the charge loss after  $10^5$  time of programming is only ~23%.





Figure 3 Retention characteristics of NiSi<sub>2</sub> NC memory at programmed and erased states

Figure 4 Endurance characteristics of NiSi<sub>2</sub> NC memory

In addition to FN, we also tried hot carrier injection to program the device, where both gate and drain were biased. As electrons transfer from source to drain and once the energy they gain can overcome the tunnel oxide barrier, they can charge and store in the floating gate, only around drain side. Shown in Fig. 5 are the transient programming characteristics of  $NiSi_2$  nanocrystal memory. Figures 5 (a) and (b) show the drain bias and control gate bias effect on the programming efficiency, respectively. As increasing of either drain voltage or gate voltage, the programming gets faster and more charges are stored in the floating gate.



Figure 5 Hot carrier injection programming characteristics of NiSi<sub>2</sub> nanocrystal memory. (a) drain bias and (b) control gate bias dependence of the programming efficiency.

Since hot carrier can only locally inject to the floating gate, for example, to drain side if biasing drain and grounding source, the threshold voltage ( $V_T$ ) shift is different between reading from drain side and source side. Figure 6 is the retention characteristics of HCI-programmed NiSi<sub>2</sub> nanocrystal memory under forward and reverse reading conditions. Three reading voltages were used for forward and reverse reading, therefore six retention curves are shown in the figure. Top three are reading from source side and bottom three are reading from drain side. Reading voltage affects the  $V_T$  only as reading from drain side because after HCI programming (biasing  $V_G$  and  $V_D$ ), additional energy barrier was formed near the drain side for channel electrons. When reading from drain side, this barrier was lowered at larger read voltages, leading to different  $V_T$  shift.



Figure 6 Retention characteristics of HCI-programmed  $NiSi_2$  nanocrystal memory. Forward and reverse reads were used to sense the  $V_T$  shift.

## CONCLUSIONS

Ni-catalyzed NiSi<sub>2</sub> nanocrystals were synthesized on thin oxide layer via VSS mechanism. Optimized conditions were obtained to get the silicide nanocrystals. MOSFET memory with NiSi<sub>2</sub> nanocrystals as the floating gate were characterized and good performance in terms of programming/erasing speed, long retention time and acceptable endurance were demonstrated.

## ACKNOWLEDGMENTS

The authors acknowledge the financial and program support of the Microelectronic Advanced Research Corporation (MARCO) and its Focused Center on Function Engineered NanoArchitectonics (FENA), the National Science Foundation (ECCS-0725630) and the Defense Microelectronics Activity (DMEA) under agreement number H94003-09-2-0901.

#### REFERENCES

- 1. C. W. Hu, T. C. Chang, P. T. Liu, C. H. Tu, S. K. Lee, S. M. Sze, C. Y. Chang, B. S. Chiou, and T. Y. Tseng, Appl. Phys. Lett. **92**, 152115 (2008)
- 2. J. Kim, J. Yang, J. Lee, and J. Hong, Appl. Phys. Lett. 92, 013512 (2008)
- 3. F. M. Yang, T. C. Chang, P. T. Liu, Y. H. Yeh, Y. C. Yu, J. Y. Lin, S. M. Sze, and J. C. Lou, Thin Solid Films **516**, 360 (2007)
- 4. W. R. Chen, T. C. Chang, J. L. Yeh, S. M. Sze, and C. Y. Chang, J. Appl. Phys. Lett. **104**, 094303 (2008)
- 5. Y. Zhu, B. Li, J. L. Liu, G. F. Liu, and J. A. Yarmoff, Appl. Phys. Lett. 89, 233113 (2006)
- 6. Y. W. Wang, V. Schmidt, S. Senz, and U. Goesele, Nature Nano. 1, 186 (2006)
- 7. J. L. Lensch-Falk, E. R. Hemesath, D. E. Perea, and L. J. Lauhon, J. Mater. Chem. **19**, 849 (2009)
- H. Nordmark, H. Nagayoshi, N. Matsumoto, S. Nishimura, K. Terashima, C. D. Marioara, J. C. Walmsley, R. Holmestad, and A. Ulyashin, J. Appl. Phys. Lett. 105, 043507 (2009)
- 9. J. Stumper, H. J. Lewerenz, and C. Pettenkofer, Phys. Rev. B 41, 1592 (1990).
- 10. F. J. Grunthaner, P. J. Grunthaner, R. P. Vasquez, B. F. Lewis, and J. Maserjian, J. Vac. Sci. Technol. 16, 1443 (1979).
- 11. J. F. Moulder, W. F. Stickle, P. E. Sobol, and K. D. Bomben, Handbook of X-Ray Photoelectron Spectroscopy. Physical Electronics: Eden Prairie MN (1995).
- 12. T. T. A. Nguyen and R. Cinti, Physica Scripta. T4, 176 (1983).
- 13. Schmid, P. E.; Ho, P. S.; Tan, T. Y. J. Vac. Sci. Technol. 1982, 20 (3), 688-689.
- 14. Nash, P. Phase Diagrams of Binary Nickel Alloy, Monograph Series on Alloy Ahase Diagram, 6, ASM International, The Material Information Society USA **1992**.